|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
Philips Semiconductors Product Specification PowerMOS transistor Logic level FET GENERAL DESCRIPTION N-channel enhancement mode logic level field-effect power transistor in a plastic envelope suitable for surface mount applications. The device is intended for use in automotive and general purpose switching applications. BUK581-60A QUICK REFERENCE DATA SYMBOL VDS ID Ptot Tj RDS(ON) PARAMETER Drain-source voltage Drain current (DC) Total power dissipation Junction temperature Drain-source on-state resistance; VGS = 5 V MAX. 60 1.5 1.5 150 0.40 UNIT V A W C PINNING - SOT223 PIN 1 2 3 4 gate drain source drain (tab) DESCRIPTION PIN CONFIGURATION 4 SYMBOL d g 1 2 3 s LIMITING VALUES Limiting values in accordance with the Absolute Maximum System (IEC 134) SYMBOL VDS VDGR VGS ID ID IDM Ptot Tstg Tj PARAMETER Drain-source voltage Drain-gate voltage Gate-source voltage Drain current (DC) Drain current (DC) Drain current (pulse peak value) Total power dissipation Storage temperature Junction Temperature CONDITIONS RGS = 20 k Tamb = 25 C Tamb = 100 C Tamb = 25 C Tamb = 25 C MIN. - 55 MAX. 60 60 15 1.5 1 6 1.5 150 150 UNIT V V V A A A W C C THERMAL RESISTANCES SYMBOL Rth j-sp Rth j-amb PARAMETER From junction to solder point From junction to ambient 1 CONDITIONS Mounted on any PCB . Mounted on PCB of Fig.18 MIN. - TYP. 14 - MAX. 17 85 UNIT K/W K/W 1 Temperature measured at solder joint on drain tab. October 1995 1 Rev 1.100 Philips Semiconductors Product Specification PowerMOS transistor Logic level FET STATIC CHARACTERISTICS Tj = 25 C unless otherwise specified SYMBOL V(BR)DSS VGS(TO) IDSS IDSS IGSS RDS(ON) PARAMETER Drain-source breakdown voltage Gate threshold voltage Zero gate voltage drain current Zero gate voltage drain current Gate source leakage current Drain-source on-state resistance CONDITIONS VGS = 0 V; ID = 0.25 mA VDS = VGS; ID = 0.1 mA VDS = 60 V; VGS = 0 V; VDS = 60 V; VGS = 0 V; Tj = 125 C VGS = 15 V; VDS = 0 V VGS = 5 V; ID = 1.5 A MIN. 60 1.0 - BUK581-60A TYP. 1.5 1 0.1 10 0.28 MAX. 2.0 10 1.0 100 0.40 UNIT V V A mA nA DYNAMIC CHARACTERISTICS Tj = 25 C unless otherwise specified SYMBOL gfs Ciss Coss Crss td on tr td off tf PARAMETER Forward transconductance Input capacitance Output capacitance Feedback capacitance Turn-on delay time Turn-on rise time Turn-off delay time Turn-off fall time CONDITIONS VDS = 25 V; ID = 1.5 A VGS = 0 V; VDS = 25 V; f = 1 MHz VDD = 30 V; ID = 3 A; VGS = 5 V; RGS = 50 ; Rgen = 50 MIN. 1.0 TYP. 2.2 170 60 25 7 45 15 25 MAX. 300 100 50 10 55 25 35 UNIT S pF pF pF ns ns ns ns REVERSE DIODE LIMITING VALUES AND CHARACTERISTICS Tj = 25 C unless otherwise specified SYMBOL IDR IDRM VSD trr Qrr PARAMETER Continuous reverse drain current Pulsed reverse drain current Diode forward voltage Reverse recovery time Reverse recovery charge CONDITIONS IF = 1.5 A; VGS = 0 V IF = 1.5 A; -dIF/dt = 100 A/s; VGS = -10 V; VR = 30 V MIN. TYP. 0.85 30 50 MAX. 1.5 6 1.1 UNIT A A V ns nC AVALANCHE LIMITING VALUE SYMBOL WDSS PARAMETER Drain-source non repetitive unclamped inductive turn-off energy CONDITIONS ID = 1.5 A ; VDD < 25 V VGS = 5 V ; RGS = 50 Tamb = 25 C MIN. TYP. MAX. 10 UNIT mJ October 1995 2 Rev 1.100 Philips Semiconductors Product Specification PowerMOS transistor Logic level FET BUK581-60A 120 110 90 80 70 60 50 40 30 20 10 0 100 PD% Normalised Power Derating 10 ID / A ID VD S/ BUK581-60A tp = 100 us 1 ms 10 ms DC 100 ms 1s 10 s 1 0.1 0 20 40 60 80 Tamb / C 100 120 140 0.01 0.1 R D S( O N )= 1 10 VDS / V 100 Fig.1. Normalised power dissipation. PD% = 100PD/PD 25 C = f(Tamb) ID% Normalised Current Derating Fig.4. Safe operating area Tamb = 25 C ID & IDM = f(VDS); IDM single pulse; parameter tp ID / A 10 BUK581-60A 4.5 5 4 120 110 100 90 80 70 60 50 40 30 20 10 0 5 4 3 3.5 2 3 1 VGS / V = 2.5 0 20 40 60 80 Tamb / C 100 120 140 0 0 2 4 VDS / V 6 8 10 Fig.2. Normalised continuous drain current. ID% = 100ID/ID 25 C = f(Tamb); conditions: VGS 5 V Fig.5. Typical output characteristics, Tj = 25 C. ID = f(VDS); parameter VGS RDS(ON) / Ohm 3 BUK581-60A 4 1E+02 Zth j-amb / (K/W) D= 0.5 0.2 0.1 0.05 0.02 BUKX81 1 0.9 0.8 0.7 0.6 0.5 3.5 1E+01 1E+00 P D tp D= tp T 0.4 0.3 4.5 5 1E-01 T t 0.2 0.1 0 1E-05 1E-03 t/s 1E-01 1E+01 1E+03 VGS / V = 10 1E-02 1E-07 0 1 2 ID / A 3 4 5 Fig.3. Transient thermal impedance. Zth j-amb = f(t); parameter D = tp/T Fig.6. Typical on-state resistance, Tj = 25 C. RDS(ON) = f(ID); parameter VGS October 1995 3 Rev 1.100 Philips Semiconductors Product Specification PowerMOS transistor Logic level FET BUK581-60A 5 ID / A BUK581-60A VGS(TO) / V max. 2 4 Tj / C = 25 3 min. 1 150 typ. 2 1 0 0 1 2 VGS / V 3 4 5 0 -60 -40 -20 0 20 40 60 Tj / C 80 100 120 140 Fig.7. Typical transfer characteristics. ID = f(VGS) ; conditions: VDS = 25 V; parameter Tj gfs / S BUK581-60A Fig.10. Gate threshold voltage. VGS(TO) = f(Tj); conditions: ID = 0.1 mA; VDS = VGS ID / A SUB-THRESHOLD CONDUCTION SIZE 1 3 2.8 2.6 2.4 2.2 2 1.8 1.6 1.4 1.2 1 0.8 0.6 0.4 0.2 0 1E-02 1E-03 2% 98 % 1E-04 typ 1E-05 1E-06 1E-07 0 1 2 ID / A 3 4 5 0 0.4 0.8 1.2 VGS / V 1.6 2 2.4 Fig.8. Typical transconductance, Tj = 25 C. gfs = f(ID); conditions: VDS = 25 V a Fig.11. Sub-threshold drain current. ID = f(VGS); conditions: Tj = 25 C; VDS = VGS BUK581-60A Normalised RDS(ON) = f(Tj) 1000 C / pF 1.5 1.0 100 Ciss 0.5 Coss Crss 0 10 -60 -40 -20 0 20 40 60 Tj / C 80 100 120 140 0 10 20 VDS / V 30 40 Fig.9. Normalised drain-source on-state resistance. a = RDS(ON)/RDS(ON)25 C = f(Tj); ID = 1.5 A; VGS = 5 V Fig.12. Typical capacitances, Ciss, Coss, Crss. C = f(VDS); conditions: VGS = 0 V; f = 1 MHz October 1995 4 Rev 1.100 Philips Semiconductors Product Specification PowerMOS transistor Logic level FET BUK581-60A 10 9 8 7 6 5 4 3 2 1 0 VGS / V VDS / V =12 48 BUK581-60A 120 110 100 90 80 70 60 50 40 30 20 10 0 WDSS% Normalised Avalanche Energy 0 2 4 QG / nC 6 8 10 20 40 60 80 100 Tamb/ C 120 140 Fig.13. Typical turn-on gate-charge characteristics. VGS = f(QG); conditions: ID = 1.5 A; parameter VDS IF / A BUK581-60A Fig.15. Normalised avalanche energy rating. WDSS% = f(Tamb); conditions: ID = 1.5 A 5 + 4 Tj / C = 150 3 25 VDD L VDS VGS -ID/100 T.U.T. R 01 shunt 2 0 1 RGS 0 0 0.5 VSDS / V 1 1.5 Fig.14. Typical reverse diode current. IF = f(VSDS); conditions: VGS = 0 V; parameter Tj Fig.16. Avalanche energy test circuit. 2 WDSS = 0.5 LID BVDSS /(BVDSS - VDD ) October 1995 5 Rev 1.100 Philips Semiconductors Product Specification PowerMOS transistor Logic level FET MOUNTING INSTRUCTIONS Dimensions in mm. 3.8 min BUK581-60A PRINTED CIRCUIT BOARD Dimensions in mm. 36 1.5 min 18 60 9 2.3 1.5 min (3x) 6.3 4.6 4.5 10 1.5 min 4.6 7 15 50 Fig.17. soldering pattern for surface mounting SOT223. Fig.18. PCB for thermal resistance and power rating for SOT223. PCB: FR4 epoxy glass (1.6 mm thick), copper laminate (35 m thick). October 1995 6 Rev 1.100 Philips Semiconductors Product Specification PowerMOS transistor Logic level FET MECHANICAL DATA Dimensions in mm Net Mass: 0.11 g 0.32 0.24 6.7 6.3 3.1 2.9 B BUK581-60A 0.2 M A 4 A 0.10 0.02 3.7 3.3 13 7.3 6.7 16 max 1 10 max 1.8 max 1.05 0.85 4.6 2.3 2 0.80 0.60 3 0.1 M (4x) B Fig.19. SOT223 surface mounting package. Notes 1. Observe the general handling precautions for electrostatic-discharge sensitive devices (ESDs) to prevent damage to MOS gate oxide. 2. Refer to surface mounting instructions for SOT223 envelope. 3. Epoxy meets UL94 V0 at 1/8". October 1995 7 Rev 1.100 Philips Semiconductors Product Specification PowerMOS transistor Logic level FET DEFINITIONS Data sheet status Objective specification Product specification Limiting values BUK581-60A This data sheet contains target or goal specifications for product development. This data sheet contains final product specifications. Preliminary specification This data sheet contains preliminary data; supplementary data may be published later. Limiting values are given in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of this specification is not implied. Exposure to limiting values for extended periods may affect device reliability. Application information Where application information is given, it is advisory and does not form part of the specification. (c) Philips Electronics N.V. 1996 All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, it is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent or other industrial or intellectual property rights. LIFE SUPPORT APPLICATIONS These products are not designed for use in life support appliances, devices or systems where malfunction of these products can be reasonably expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale. October 1995 8 Rev 1.100 |
Price & Availability of BUK581-60A |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |